# Nanoelectromechanical contact switches

Owen Y. Loh and Horacio D. Espinosa\*

Nanoelectromechanical (NEM) switches are similar to conventional semiconductor switches in that they can be used as relays, transistors, logic devices and sensors. However, the operating principles of NEM switches and semiconductor switches are fundamentally different. These differences give NEM switches an advantage over semiconductor switches in some applications — for example, NEM switches perform much better in extreme environments — but semiconductor switches benefit from a much superior manufacturing infrastructure. Here we review the potential of NEM-switch technologies to complement or selectively replace conventional complementary metal-oxide semiconductor technology, and identify the challenges involved in the large-scale manufacture of a representative set of NEM-based devices.

he success of the semiconductor industry is based, in part, on scalable manufacturing processes and reliable performance. However, as semiconductor devices become smaller and applications become increasingly demanding, alternative and complementary approaches will be needed. Nanoelectromechanical (NEM) switch technologies are being investigated because they offer reduced leakage currents<sup>1-3</sup> — which leads to reduced power consumption and improved ON/OFF ratios<sup>4,5</sup>. The power consumed by conventional semiconductor devices (that is, by CMOS complementary metal-oxide semiconductor — devices) increases as they are scaled to smaller sizes, so the reduced power consumption offered by NEM devices — and also by hybrid NEM–CMOS devices<sup>6</sup> — is highly advantageous. Modelling predicts that NEM switches will have READ and WRITE times in the sub-nanosecond range, but this has not been demonstrated yet<sup>4,7,8</sup>.

Nanoelectromechanical technology is also relatively insensitive to radiation<sup>9</sup>, temperature<sup>10</sup> and external electric fields<sup>8</sup>, which makes it well suited for the harsh environments encountered in aerospace and defence applications. Moreover, logic gates built from NEM switches require fewer components than comparable gates built from CMOS components<sup>11-13</sup>. NEM-switch architectures are unlikely to replace CMOS, but they are being explored as components in various transistor, memory, logic and sensing applications, as is evidenced by patent applications<sup>14-18</sup> and research papers<sup>4,9,11,12,19-31</sup> (Fig. 1).

In this Review we examine the future of NEM-switch technologies through a representative set of devices (Table 1) and identify two primary roadblocks<sup>1,2</sup>: a lack of methods for scalable manufacturing and poor device reliability. We then discuss the developments needed in materials, engineering, manufacturing and fundamental science to overcome these roadblocks. We focus on electrostatically actuated NEM switches in which there is intermittent mechanical contact between an active element and an electrode. We do not cover research into the use of NEM resonators<sup>32–35</sup> for applications such as the ultrasensitive detection of mass, force and displacement<sup>36,37</sup>, high-frequency signal processing<sup>38</sup>, and ultrahigh-frequency oscillators<sup>39</sup>. However, the manufacturing challenges facing both these branches of NEM technology are very similar.

#### Basic operating principles and power consumption

Nanoelectromechanical switches work by using electrostatic forces to mechanically deflect an active element into physical contact with an opposing electrode, thus changing the state of the device. The electrostatic forces scale inversely with the square of the gap between the active element and the electrode<sup>40</sup>, making them increasingly effective as devices get smaller. As the voltage applied across the active element and the electrode is increased, the resulting electrostatic forces are balanced by elastic restoring forces in the active element. When a critical 'pull-in' voltage is reached, the electrostatic forces overwhelm the restoring force: this causes the active element to accelerate towards the electrode, which closes the switch and leads to a sharp rise in the current through the device (which is usually much sharper than the rise seen in CMOS devices). This pull-in voltage depends on the device geometry and can be predicted by a variety of analytical and computational methods (Box 1).

After the switch has closed, elastic restoring forces in the deformed active element act to pull the switch open. Adhesive forces at the contact between the active element and electrode counteract this, holding the switch closed. If the elastic restoring forces are insufficient to break the adhesion when the electrical bias is fully removed, the switch will behave in a non-volatile manner, remaining in the closed state even when no input is applied (Fig. 2a). However, if the switch is designed such that the elastic forces of the deformed active element are sufficient to overcome the adhesive forces, the switch will be volatile and re-open when the applied bias is sufficiently reduced (Fig. 2b).

In general, stiffer active elements and larger gaps between the active element and the electrode favour volatile operation as they lead to greater elastic restoring forces in the deformed active element when the switch is closed<sup>27,41</sup>. However, this comes at the expense of higher actuation voltages and a greater propensity for electrothermal failure modes. In contrast, more compliant active elements and smaller gaps favour non-volatile operation and lower actuation voltages. In either case, the balance of forces results in a current–voltage response that exhibits a characteristic hysteretic loop that can be exploited to achieve bistability, which is a basic requirement for various memory and logic devices (Fig. 2a,b).

Different electrode architectures can be used to produce different functionalities. In two-terminal devices, for example, a single opposing electrode is used both as a drain and as a gate to pull the active element into contact (Fig. 2c). Three-terminal NEM switches are generally designed such that a gate electrode can push or pull the active element into contact with the drain electrode<sup>10,11,20,29,42-44</sup>, controlling the current through the device in a manner similar to a conventional transistor (Fig. 2d,e and

Mechanical Engineering, Northwestern University, 2145 Sheridan Road, Evanston, Illinois 60208-3111, USA. \*e-mail: espinosa@northwestern.edu

### NATURE NANOTECHNOLOGY DOI: 10.1038/NNANO.2012.40



**Figure 1 | Comparing the performance of NEM technology with CMOS and other emerging technologies. a**, The 2005 edition of the International Technology Roadmap for Semiconductors<sup>114</sup> (ITRS) compared the performance of CMOS and seven emerging technologies in terms of cost, switching time and size (all on log scales). The energy per operation (J per op.) is represented by colour. Nanoelectromechanical switches compete well in terms of energy per operation, but suffer from relatively long switching times. However, it is important to note that NEM and many other emerging technologies are being developed to complement rather than replace CMOS. RSFQ: rapid single flux quantum. **b**, The 2009 edition of the ITRS<sup>1</sup> compared NEM devices with several types of MOSFETs (metal-oxide-semiconductor field-effect transistors) in terms of eight parameters including performance and energy efficiency. Relative performance improves with distance along the radial axis. Although NEM switches compete well in terms of energy efficiency, CMOS compatibility and operational temperature, their reliability and scalability need to be improved. **c**, The pros and cons of NEM-switch-based memory as identified in the report from the 2010 ITRS Future Memory Devices Workshop<sup>2</sup>. Panels reproduced with permission from: **a**, ref. 114, © 2005 ITRS SEMATECH; **b**, ref. 1, © 2009 ITRS SEMATECH.

Table 1). Additional functionality can be achieved by using more complex electrode architectures (Fig. 2f), or connecting two or more NEM switches to make a logic gate. For example, two NEM switches can be used to make a four-terminal XOR gate, whereas it would take at least ten CMOS transistors to make such a gate<sup>12</sup>.

In conventional CMOS transistors, subthreshold leakage (that is, the small current that is present in the OFF state) has increased substantially as the critical dimensions scale down<sup>4</sup>. More recently, however, gate leakage has started to overtake subthreshold leakage, and together these parasitic losses will soon consume more than half of the total input power.

In contrast, the physical gap between the source and drain terminals in an open NEM switch means that the subthreshold leakage is limited to vacuum tunnelling and Brownian motion displacement currents. These leakage currents are often quantified in terms of the subthreshold swing, which should be as low as possible: the minimum possible subthreshold swing for a CMOS device is ~60 mV per decade at room temperature, and much lower swings (below 3 mV per decade) have been reported for NEM devices<sup>5,19</sup>. In three-terminal NEM devices with independent gate and drain electrodes (Fig. 2d,e), gate leakage remains largely unaffected when the switch is closed and remains limited by tunnelling and Brownian

motion<sup>4</sup>. Thanks to their ability to limit leakage, hybrid NEM–CMOS systems are being pursued as a way to maintain or improve CMOS performance while continuing to be scaled down (Box 2).

Despite the reduced leakage currents, power consumption is a concern for NEM switches because it scales with the operating frequency and the square of the voltage. As a result, NEM switches often consume less total power than the equivalent CMOS systems at low frequencies, but they become less efficient than CMOS above a certain frequency. This transition occurs at ~150 million operations per second for 32-bit adders<sup>11</sup>. The fact that it generally takes fewer NEM switches than CMOS transistors to make a logic circuit helps to offset this problem to some degree. Moreover, the reduced leakage current in hybrid NEM–CMOS devices allows the use of smaller components elsewhere in the circuit, which in turn reduces dynamic switching power: for example, a reduction of 60% has been reported for hybrid OR gates<sup>4</sup>.

#### Progress so far

The International Technology Roadmap for Semiconductors (ITRS)<sup>1,2</sup> identifies emerging technologies with the potential to sustain Moore's law. These technologies include CMOS-based approaches, such as multi-level and multi-gate devices, and entirely

### NATURE NANOTECHNOLOGY DOI: 10.1038/NNANO.2012.40

## **REVIEW ARTICLE**

|    | able I   Keprese                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | -switch arch                            | itectures.             |                         |                     |                                  |                    |                                |                                            |               |                          |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------|------------------------|-------------------------|---------------------|----------------------------------|--------------------|--------------------------------|--------------------------------------------|---------------|--------------------------|
|    | Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Structure<br>(no. of<br>electrodes)       | Primary<br>materials                    | Fabrication<br>methods | WRITE1(0)<br>voltage(V) | ON/<br>OFF<br>ratio | <b>R<sub>on</sub>*</b><br>(kΩ)   | Cycles<br>(~order) | Failure<br>modes               | Notes                                      | Year          | Ref.                     |
| 1  | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Crossbar<br>single NS<br>(3)              | CNT ropes                               | Manipulation           | 2.5 (40)                | 10                  | 10 <sup>2</sup>                  | 1                  | -                              | 5 x 5 nm<br>unit size                      | 2000          | 23                       |
| 2  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Cantilevered<br>single NS<br>(2/3)        | Carbon<br>nanofibre/<br>nanotube,<br>Au | EBL, DEP               | 3                       | 10 <sup>5</sup>     | 10                               | 1                  | Burn-out,<br>stiction          | 100 μA<br>current                          | 2003-<br>2006 | 30, 42,<br>47, 53,<br>58 |
| 3  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Suspended<br>ensemble<br>(2)              | CNT, Pd                                 | CNT film, EBL          | 5(6)                    | 104                 | 10 <sup>2</sup> -10 <sup>3</sup> | 10 <sup>7</sup>    | -                              | _                                          | 2004-<br>2007 | 9, 22,<br>52             |
| 4  | X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Suspended<br>single NS<br>(3)             | CNT, Au                                 | Dispersion,<br>EBL     | 3.5                     | 104                 | 104                              | 1                  | -                              | _                                          | 2005          | 45                       |
| 5  | A state of the sta | Vertical<br>single NS<br>(3)              | CNT                                     | EBL, NS<br>growth      | 24 (25)                 | 104                 | 10 <sup>3</sup>                  | 1                  | Burn-out,<br>stiction          | -                                          | 2005          | 20, 29                   |
| 6  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Suspended<br>single NS<br>(2)             | CNT, Nb                                 | NS growth,<br>EBL      | 2.5                     | 104                 | 10-10 <sup>4</sup>               | 1                  | -                              | 2.8 ns<br>switch<br>time                   | 2006          | 59                       |
| 7  | <i>M</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Telescoping<br>single NS<br>(2)           | CNT                                     | EBL, DEP               | 0.8 (2)                 | _                   | 10 <sup>2</sup> -10 <sup>3</sup> | 1                  | Burn-out,<br>stiction          | 220 nm<br>pitch                            | 2006-<br>2010 | 61, 93,<br>108           |
| 8  | TT-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Cantilevered<br>ensemble<br>(3)           | CNT (bulk)                              | NS growth,<br>EBL      | 50                      | 10 <sup>7</sup>     | 10 <sup>3</sup>                  | 10                 | Stiction                       | 100 μA<br>current                          | 2008          | 43                       |
| 9  | 300 nm<br>TiN STI<br>oxide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Cantilevered<br>thin film<br>(3)          | TiN                                     | EBL, CMOS,<br>ALD      | 12                      | 10 <sup>5</sup>     | < 106                            | 10 <sup>3</sup>    | Wear,<br>burn-out,<br>stiction | CMOS<br>fabrication<br><3 mV per<br>decade | 2008          | 19, 48                   |
| 10 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | In-plane<br>cantilevered<br>thin film (3) | SiC                                     | EBL                    | 6                       | _                   | -                                | 10 <sup>9</sup>    | Fracture,<br>melting           | 500 °C<br>temperature                      | 2010          | 10                       |

used; WRITE (ERASE) voltages; ON/OFF current ratio, resistance of switch in ON state (approximate order), number of cycles without failure (approximate order); failure modes. \*Unless stated explicitly in the reference, the ON resistance is estimated from reported current-voltage plots; in cases where an upper bound is stated, the current was limited by the compliance of the characterization equipment. CNT: carbon nanotube; NS: nanostructure; EBL: electron-beam lithography; ALD: atomic layer deposition; DEP: dielectrophoresis. Scale bar in row 8, 2 µm. Images reproduced with permission from: **row1**, ref. 23, © 2000 AAAS; **row 2**, ref. 42, © 2005 IOP; **row 3**, ref. 52, © 2004 IEEE; **row 4**, ref. 45, © 2005 AIP; **row 5**, ref. 20, © 2005 AIP; **row 6**, ref. 59, © 2006 ACS;

Ten NEM-switch architectures listed in chronological order. The following information is given for each architecture: general device structure and number of electrodes; primary materials used; fabrication methods

row 7, ref. 93, © 2007 IOP; row 8, ref. 43, © 2008 NPG; row 9, ref. 48, © 2008 AIP; row 10, ref. 10, © 2010 AAAS.

new approaches such as molecular devices and NEM switches. Researchers have already reported using NEM switches in electrical switches<sup>19,20,27,28,45–51</sup>, relays<sup>8,21,30</sup>, memory elements<sup>9,22,23,27,28,52</sup>, logic devices<sup>13,21,25,53</sup> and sensors<sup>36,54</sup>. However, NEM technology is more likely to be used to complement CMOS (as in hybrid devices) rather than to compete with it.

Table 1 contains a representative set of NEM switches that we will use to discuss the potential of NEM-switch technologies, and also the challenges associated with using these technologies in real-world applications.

**Nanotube-based crossbar memory.** These devices consist of two layers of transverse nanotube ropes separated by a nanometrescale gap. Data is stored in the non-volatile two-terminal switches created where the nanotube ropes cross and make contact when actuated. An analysis of the competing energies (elastic, van der Waals and electrostatic) yielded design envelopes in which the device would behave in a bistable manner. Actuation (WRITE) voltages of ~2.5 V for these devices are comparable to the voltages used in conventional dynamic random access memory technology<sup>23</sup>.

#### Box1 | Analytical description of NEM device operation.

Nanoelectromechanical contact switches are broadly categorized by the boundary conditions on the active element: a cantilever is fixed at one end, whereas a suspended beam is fixed at both ends. Based on these boundary conditions, classical beam analysis can be used to approximate the response of the active element to applied electrostatic forces. Although van der Waals interactions between the active element and contact electrode are often neglected for microelectromechanical systems, they must be considered for NEM switches<sup>41</sup>.

Here we consider the simpler case of a cantilever and use beam theory to derive the following equation for the balance of the elastic force (left of the equation) against the van der Waals force  $q_{vdw}$  and the electrostatic force  $q_{elec}$  (per unit length)<sup>51</sup>

$$EI \frac{\mathrm{d}^2}{\mathrm{d}x^2} \left( \frac{\frac{\mathrm{d}^2 w}{\mathrm{d}x^2}}{\left( 1 + \left(\frac{\mathrm{d}w}{\mathrm{d}x}\right)^2 \right)^{3/2}} \right) \sqrt{1 + \left(\frac{\mathrm{d}w}{\mathrm{d}x}\right)^2} = (q_{\mathrm{vdw}} + q_{\mathrm{elec}})$$

where *E* is the Young modulus, *I* is the second moment of area, *x* is the position along the cantilever (x = 0 at the fixed end), and *w* is the transverse displacement at *x*.

The van der Waals force is generally described using a Lennard–Jones potential<sup>51</sup>, and the electrostatic force scales with the square of the applied voltage. To model real devices it is necessary to include variations in the distributions of charge and electrostatic force along the active element, and also nonlinear deformation<sup>12,27,51,73</sup>. The pull-in voltage  $V_{\rm PI}$  can then be determined by performing an instability analysis on this equation (see below).

To model the dynamic behaviour of the device it is necessary to also include the acceleration and damping of the active cantilever element

$$\rho A \frac{\partial^2 r}{\partial t^2} + c \frac{\partial r}{\partial t} + EI \frac{\partial^4 r}{\partial x^4} = q_{\text{elec}} + q_{\text{vdw}}$$

where r(x,t) is the gap between the nanotube and electrode at position *x* and time *t*,  $\rho$  and *A* are the density and cross-sectional

Cantilevered nanostructure switches. These devices consist of an individual nanostructure cantilevered over a metallic electrode. In general, the nanostructures have a high Young modulus (1 TPa for carbon nanotubes<sup>55</sup>), resulting in high natural frequencies and allowing faster response. Multiwalled nanotubes or doped nanowires are often used because they are known to be conductors; single-walled nanotubes, on the other hand, are usually avoided because only one third of single-walled nanotube structures are metallic - the other two thirds are semiconducting. (This mixture of metallic and semiconducting behaviour is also a problem when trying to fabricate field-effect transistors (FETs) based on individual single-walled nanotubes<sup>56,57</sup>.) Both two-<sup>49-51</sup> and threeterminal<sup>58</sup> architectures have been demonstrated. In general, strong hysteretic behaviour in the current-voltage response was observed<sup>26,27,53</sup>, with the experimentally measured pull-in voltages<sup>47</sup> matching theoretical predictions. Sub-5-V actuation voltages were also reported<sup>30,42</sup>. Moreover, sharp switching behaviour was observed with ON/OFF current ratios<sup>47</sup> on the order of 10<sup>5</sup> and

area of the active element, respectively, *c* is a damping constant depending on the quality factor, and it is assumed that the displacements are small (dw/dx <<1 in the beam equation above). Unlike in the quasi-static case,  $q_{elec}$  now depends on the time-varying bias charge on the active element, which in turn is largely dependent on the resistances and capacitances of the system (and is not necessarily equivalent to the externally applied voltage V)<sup>27</sup>. This equation can be used to estimate device response times and the dynamic stresses encountered by the active element<sup>27</sup>. (This equation can also be adapted for a suspended beam: see ref. 51 for details.)



ON currents on the order of 100  $\mu$ A (ref. 30). By replacing the commonly used metal thin-film electrodes with diamond-like carbon structures, it was shown that the lifetime of these devices can be significantly extended<sup>27,53</sup>.

**Suspended nanostructure switches.** An individual nanostructure is fixed at both ends and suspended over an electrode, and they have been constructed in two-<sup>46,59</sup> and three-terminal<sup>42,45</sup> configurations. Because they are fixed at both ends, these devices are stiffer, allowing faster mechanical response times than cantilevered devices of comparable dimensions, albeit at higher actuation voltages, although sub-5-V actuation has been reported<sup>46,59</sup>, along with sub-3-ns switching times<sup>59</sup>.

**Cantilevered nanostructure ensembles.** These devices consist of cantilevered structures cut from dense mats or fabrics of carbon nanotubes<sup>43</sup>. These three-terminal switches exhibit ON/OFF ratios of 10<sup>7</sup>. Although larger than the single-nanostructure devices, the



Figure 2 | Basic operating characteristics of NEM switches. a,b, Current versus voltage for NEM devices exhibiting non-volatile (a) and volatile (b) behaviour<sup>27</sup>. As the voltage is increased the current remains zero until the pull-in voltage is reached and the active element makes contact with the electrode (inset). The current then increases linearly with the voltage. However, when the voltage is reduced below the pull-in voltage, adhesive forces between the active element and electrode hold them together and the current either decreases linearly with the voltage (a) or drops back to zero at a lower voltage when the stiffness of the active element overcomes the adhesive force (b). The fact that there can be two stable states for a given input voltage (between pull-out and pull-in) can be exploited in memory applications. c-f, Schematics (left) and micrographs of various NEM devices showing the source (S), drain (D), gate (G) and active element (white arrow). In general, the active elements in these devices range from a few hundred nanometres to a few micrometres in length. Red and blue indicate attractive and repulsive electrostatic forces in the schematics. c, Two-terminal architecture in which a voltage is applied to the source electrode and a single gate/drain electrode, producing an electrostatic force that pulls the active element into contact with the gate/drain electrode. d, A three-terminal architecture in which a voltage is applied to the source and gate electrodes, producing an electrostatic force that pulls the active element into contact with the drain electrode. e, A three-terminal architecture in which the electrostatic force pushes the active element into contact with the drain electrode. Note that the drain and gate electrodes can also be individual nanostructures<sup>20</sup> rather than conventional planar electrodes as shown here. f, The possibility of making more complex architectures, such as this device with two gate electrodes, means that logic gates built from NEM switches require fewer components than comparable gates built from CMOS components. The active elements in these schematics are all cantilevered structures: however, active elements can also be suspended at both ends and deflect in the plane of the substrate or out of this plane. Panels reproduced with permission from: a,b, ref. 27, © 2011 Wiley; c, (left) ref. 53, © 2012 Wiley, (right) ref. 52, © 2004 IEEE; d, ref. 42, © 2005 IOP; e, (left) ref. 45, © 2005 AIP, (right) ref. 20, © 2005 AIP; f, ref. 12, © 2010 ACM.

use of mats or fabrics carries several advantages: as the entire mat is electrically conductive, a single lithography step can, in principle, be used to define the active element, the electrodes and other electrical circuitry traces from the same material layer. To demonstrate this, arrays of thousands of these switches were fabricated on a single substrate starting from a dense layer of carbon nanotubes<sup>43</sup>.

**Suspended nanostructure ensembles.** In these devices, the active elements are fabricated from dense mats<sup>9,22,52</sup> or other ensembles of single-walled nanotubes, rather than an individual one-dimensional nanostructure. This brings manufacturing advantages (see below), and also avoids the semiconducting-versus-metallic problem for single-walled nanotubes, and devices capable of millions of non-volatile switching cycles, with READ/WRITE voltages below 5 V and sub-10-ns READ/WRITE times, have been demonstrated<sup>22</sup>. Progress reports from this technology have slowed recently though, suggesting that challenges in scalable manufacturing remain<sup>60</sup>.

Vertical nanostructures. This variation of the cantilevered single-nanostructure switches uses vertically oriented nanotubes

as the active element and also as the gate and drain electrodes<sup>20</sup>. This design, which was developed jointly by Samsung and several academic institutions, facilitates greater integration densities than in-plane architectures, and has been used to demonstrate extremely stable, non-volatile READ/WRITE operations<sup>29</sup>.

**Telescoping nanostructures.** These two-terminal devices are made by creating a break in a suspended multiwalled nanotube: this switch can be closed by applying an electrical bias to bring the two separated halves of the nanotube back into contact with each other. Like the crossbar nanotube memory, the individual elements of these devices are extremely small, enabling multiple switches to be constructed on a single nanotube, and opening up the possibility of ultrahigh integration densities. Furthermore, relatively low sub-1-V actuation voltages have been demonstrated<sup>61</sup>.

**Cantilevered thin-film devices.** These devices consist of active elements cut from thin films using various lithography and etch processes in a top-down manner. The gap between the thin-film active element and underlying electrode is generally defined using

SRAM-based field-programmable arrays<sup>3</sup>. There have also

#### Box 2 | Hybrid NEM-CMOS devices.

The properties of two hybrid NEM-CMOS devices dynamic OR gates and SRAMs — are summarized in the table below. Individual hybrid NEM-CMOS devices can also be combined to create more complex systems. For example, individual SRAM cells (either hybrid or purely NEM-based) can be combined with CMOS decoders to form look-up tables or

in the table been proposals to build hybrid SRAM devices in which carbon nanotubes are used as the active elements of the NEM switches and also as the channel of the transistors<sup>116</sup>. The challenges associated with integrating NEM switches and CMOS are discussed in Box 3.

| Type of device                                                                                                                                                                                                     | Result                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Dynamic OR gate</b><br>In this device three three-terminal NEM switches are placed in series<br>below a conventional NMOS (n-type metal-oxide semiconductor)<br>pull-down network <sup>4</sup> .                | Significantly lower subthreshold leakage of the NEM switches reduces<br>leakage in the pull-down network because they are in series.<br>Lower leakage in pull-down networks also enables use of a smaller<br>keeper, which in turn reduces switching power by 60–80%.                                                                                                       |
| <b>Static random access memory</b><br>This device can be made by replacing two of the pull-down transistors<br>in a conventional six-transistor CMOS-SRAM cell with three-terminal<br>NEM switches <sup>44</sup> . | Static power dissipation reduced by 85%.<br>Improvement in hold (> 2) and read (> 3) static noise margins<br>Allows maintained cell stability with continued scaling (difficult<br>to maintain stability while scaling conventional six-transistor<br>CMOS-SRAM cells).                                                                                                     |
|                                                                                                                                                                                                                    | Decreased READ and WRITE delays dependent on ON resistance<br>of the NEM switches (delays do not depend on mechanical switch<br>delay). Note, an exception to the decreased delay is when a WRITE is<br>followed immediately by a READ. In this case, the NEM switch must be<br>conducting before the READ can be executed, and thus is limited by the<br>mechanical delay. |

a sacrificial film that is selectively etched away to release the device. This is a key advantage of this approach because the thickness of the sacrificial film can be defined down to angström resolution using techniques such as atomic layer deposition. This approach (along with the in-plane devices described below) is perhaps the most scalable of the approaches we discuss because it has its roots in the microelectromechanical systems (MEMS) industry, which shares many manufacturing techniques with the semiconducting industry. For example, cantilevered devices fabricated from thin films of titanium nitride using conventional CMOS processing have demonstrated ON/OFF ratios of 105 and sub-threshold slopes below 3 mV per decade19, and CMOS-compatible tungsten switches have achieved ~50,000 successful actuation cycles before the eventual mechanical failure of the beam<sup>62</sup>. These advantages may also facilitate more straightforward manufacturing of hybrid NEM-switch-CMOS devices<sup>4</sup>.

In-plane cantilevered thin-film devices. These devices are similar to those described in the previous section, but they deflect in the plane of the substrate. A key advantage is the ability to define complex, multi-terminal device architectures in a single lithography and etch process. In contrast, defining a device that deflects perpendicular to the substrate (with electrodes above and below the active element) would be challenging using present manufacturing techniques. Three-terminal in-plane switches in which the active element and the electrodes were micromachined from silicon carbide thin films operated for billions of cycles at temperatures as high as 500 °C, which is well above the temperature at which conventional CMOS devices degrade<sup>10</sup>. Other silicon carbide switches have achieved pull-in voltages as low as 1 V and metallizing these switches enabled sub-10 k $\Omega$  ON resistances to be demonstrated<sup>63</sup>. The complexity of the electrode configurations that can be defined with this approach means that it is possible to make an adder based on NEM switches that contains fewer than half the total number of transistors needed for CMOS-based adders11.

#### The challenges of scaling

The devices described in Table 1 were primarily one-off laboratoryscale demonstrations, rather than large-scale arrays of devices. Moreover, there was often a significant gap between the performance predicted by modelling or simulation<sup>31,41</sup> and the actual performance. In many cases, this gap was due to limitations in current manufacturing techniques that constrain experimental devices to non-optimal geometry or materials. Another common trait was the use of inherently serial processes — such as the use of nanomanipulators to position individual nanostructures<sup>23,26,27,47</sup> or the need for electronbeam lithography to define metallic contacts to randomly oriented nanostructures<sup>45,64</sup> (Fig. 3a) — that are not amenable to waferscale production. (These concerns also apply to many other device architectures, such as solid-state devices made from graphene<sup>65</sup>, nanotubes<sup>56</sup> or nanowires<sup>66,67</sup>, and NEM resonators<sup>34,35</sup>.)

Given that the semiconductor industry continues to improve the performance of a variety of lithography, deposition and etching techniques, the outstanding obstacle to scaling the manufacture of NEM switches is the lack of techniques that can control the position of nanostructures in large numbers. For laboratory-scale experiments, small numbers of nanostructures are often randomly dispersed on the substrate, which means that standardized masks or reticles cannot subsequently be used to define the electrical contacts. If it were possible to control the positions of the individual nanostructures, scalable tools from the semiconductor industry could rapidly replace the laborious serial processes used at present. Below we discuss a number of techniques that might make this possible.

**Creating arrays of nanostructures on device substrates.** Low-dimensional nanostructures can be grown directly on the device substrate for subsequent device fabrication. For example, nanotubes can be grown by chemical vapour deposition (CVD) from catalysts such as iron<sup>68</sup> or cobalt<sup>69</sup> nanoparticles, ferritin protein<sup>70</sup> and thin metal films<sup>20,71,72</sup>, with the nanotube diameter depending on the size of the catalyst particles<sup>68</sup>. The pull-in voltage is sensitive to the stiffness of the active element<sup>41,51,73</sup> (Box 1), so

### NATURE NANOTECHNOLOGY DOI: 10.1038/NNANO.2012.40

**REVIEW ARTICLE** 



**Figure 3** | **Different approaches to manufacturing processes for NEM switches.** Schematics showing some of the different methods used to make NEM switches and micrographs (far right) showing actual devices. **a**, The most commonly used method to construct NEM switches involves the random placement of nanostructures (left) followed by customized addressing and release. **b**, Another approach is to grow the nanostructure on a substrate that is optimized for growth, and then transfer it to a substrate that is optimized for devices. The nanostructures can be patterned by etching prior to transfer or after transfer. Here, graphene is grown on a copper foil, transferred to a silicon oxide substrate, and patterned with lithography and etch techniques to make resonators<sup>115</sup>. **c**, Directed self-assembly involves creating a template with regions of greater and lesser affinity for a given material. The template is then placed in a solution containing this material and nanostructures assemble in the regions of greater affinity. **d**, In patterned growth methods, CVD is used to grow nanostructures from catalysts placed at particular positions on the growth substrate. **e**, Nanostructure ensembles, such as dense mats of carbon nanotubes, can be grown or deposited on the substrate, and then patterned and addressed. These ensembles can also be transferred to another substrate as in **b**. Panels reproduced with permission from: **a**, ref. 64, © 2007 AAAS; **b**, ref. 115, © 2010 ACS; **c**, ref. 89, © 2006 PNAS; **d**, ref. 87, © 2009 Northwestern Univ.; **e**, ref. 52, © 2004 IEEE.



**Figure 4 | Common failure modes for NEM switches. a-g**, Schematics and scanning electron micrographs of common failure modes for NEM switches. **a**, Irreversible stiction between the active element and electrode. **e**, A nanotube-based NEM switch before and after suffering from irreversible stiction<sup>27</sup>. **b**, Damage to the active element and/or electrode caused by electrical discharge on pull-in. **f**, Series of micrographs captured following successive actuation cycles of a NEM switch, showing the length of the nanotube decreasing monotonically due to electrical-discharge-induced ablation of the tip<sup>27</sup>. **c**, Electrode damage due to wear, exacerbated by electrical discharge. **d**, Mechanical fracture or fatigue of the active element. **g**, Micrographs of a NEM switch before and after failure by fatigue/fracture<sup>111</sup>. **h**, Maps of failure modes for two-terminal nanotube-based NEM switches using a gold (**h**) or diamond-like carbon (**i**) electrode<sup>27</sup>. The x-axis is the length of the active element (the nanotube); the y-axis is the size of the gap between the active element and the electrode at rest. The use of diamond-like carbon significantly increases the region of parameter space in which no failure occurs. Scale bars are 500 nm (**e**,**f**,) and 300 nm (**g**). Zero electrical bias is applied in both images in **e**. Panels reproduced with permission from: **e**,**h**,**i**, ref. 27, © 2011 Wiley; **g**, ref. 111, © 2009 IEEE.

being able to control the diameter in this way can help achieve uniformity in device performance. Laminar gas flows and applied electric fields can also be used to control the orientation of the nanostructures as they grow. Certain substrates, notably quartz<sup>74</sup> and sapphire<sup>75</sup>, provide even higher levels of control over the orientation because nanostructure growth occurs along specific crystallographic orientations but, unfortunately, these substrates are often not suitable for integrated device fabrication: for example, hybrid NEM–CMOS devices require silicon substrates. Similarly, highly uniform graphene growth is achieved on substrates that are not amenable for device fabrication, such as copper<sup>76</sup>. However, a number of processes have been developed to transfer these nanostructures onto more suitable substrates after growth (see 'Transfer processes' below).

By patterning the catalyst prior to growth (Fig. 3d), the placement of nanotubes on the device substrate can also be controlled<sup>20,54,69,74,77-80</sup>. Various tools can be used to pattern the catalyst arrays. In microcontact printing for example, a polymer relief stamp is used to transfer catalyst 'ink' to the substrate, allowing large regions to be patterned with a single pressing. The resolution is generally limited to the micrometre scale, though some variations of this approach allow resolution down to single particles<sup>80</sup>.

In dip-pen nanolithography<sup>81</sup>, scanning probes are dipped in catalyst ink that diffuses onto the substrate as the probe is moved across it, allowing dot arrays of catalyst with feature sizes of ~500 nm up to micrometres to be made<sup>79</sup>. It is also possible to combine the advantages of the microcontact and dip-pen approaches by using stamps that consist of arrays of soft polymer probes<sup>82</sup> or hard probes with a soft polymer backing<sup>83</sup> to produce uniform, high-resolution, high-density patterning over large areas. However, catalyst patterning has not yet been demonstrated with this combined approach.

Nanofountain probes<sup>84-86</sup> are also based on scanning probes and rely on the delivery of a continuous supply of ink from on-chip reservoirs to a tip, thus removing the need for repeated re-inking of the tips. This approach has been used to create large-scale arrays of nanotube catalyst with sub-100-nm resolution (Fig. 3d)<sup>87</sup>. Electronbeam lithography<sup>70,88</sup> can also be used to pattern catalysts.

In directed self-assembly, templates consisting of regions of greater and lesser affinity for the nanostructures are created on a substrate. Nanostructures in liquid suspension are then selectively captured in regions of greater affinity to create the desired pattern<sup>89</sup>. This approach has been used to construct two-terminal cantilevered and suspended multiwalled nanotube devices<sup>46</sup> on pre-defined gate/drain electrodes (Fig. 2c). Although the observed yield was lower than that when using single-walled nanotubes<sup>89,90</sup>, the selectivity of the assembly was high, which is an advantage for scaling up to large arrays.

The techniques used to pattern catalysts can also be used to create the templates for directed self-assembly (Fig. 3c). For example, dippen nanolithography has been used to define thiol-based templates on gold substrates on which well-ordered arrays of single-walled nanotubes were assembled<sup>89,90</sup>. Lithography<sup>88</sup> and microcontact printing<sup>91,92</sup> have also been used to create the templates for directed self-assembly.

Dielectrophoresis - the use of non-uniform electric fields to apply forces to particles (which do not need to be charged) - has also been used to selectively capture nanotubes<sup>61,93,94</sup> and nanowires<sup>95</sup> at electrode sites for subsequent device fabrication (row 7 in Table 1). When a liquid suspension of nanostructures is placed in a field between adjacent electrodes, an effective dipole moment (and thus a torque) is produced due to their polarizability, causing the nanostructures to align with the field<sup>96</sup>. Dielectrophoresis has been used to separate semiconducting and metallic nanotubes, based on the difference in their dielectric constants<sup>96,97</sup>, and is highly efficient in assembling large numbers of nanotubes, but is less well suited to aligning single nanotubes because they don't align precisely or form bundles<sup>30,98,99</sup>. However, techniques have been developed to turn off the applied electric field once the first nanotube has bridged electrodes<sup>100</sup>. Another challenge lies in incorporating the electrodes used for dielectrophoresis into the device.

**Transfer processes.** Because many of the techniques described in the previous section work best on substrates that are not well suited to device manufacturing, a number of processes have been developed to transfer nanostructure arrays to substrates that are more suitable for device fabrication<sup>74,101,102</sup>. After the nanostructures have been produced on an optimized substrate (Fig. 3b), a soft handle layer is deposited over the nanostructures. The initial substrate is then etched away<sup>76</sup>, or the handle layer is peeled away. The handle layer — which contains the nanostructures can be patterned before or after the transfer<sup>103</sup>. In other cases, growth substrates were designed such that they could be inverted to transfer grid-like networks of nanotubes directly to the device substrate without the need for a handle layer<sup>78</sup>.

Ensembles of nanostructures. So far we have focused on the fabrication of devices containing individual low-dimensional nanostructures because these are likely to lead to the greatest gains in performance in the long term. However, working with ensembles of nanostructures is, perhaps, an intermediate and more readily attainable solution. For example, dense mats of single-walled nanotubes can be cut to produce active elements that behave like a monolithic thin-film beam<sup>9,22,43,52</sup> (Fig. 3e). Similar techniques have been used to create nanotube-based FETs with excellent mobility and ON/OFF ratios for ring oscillators and various flipflop circuits<sup>104</sup>. Though generally larger than single-nanostructure devices, these active elements have the advantage that they can be defined by lithography and etching processes similar to those used to make devices based on thin films, which is good for scalability. Moreover, these ensembles are good electrical conductors because their charge-transport properties are dominated by metallic nanotubes, which leads to reduced power consumption. NASA has tested nanotube-based memory devices developed by Lockheed Martin and Nantero on the space shuttle<sup>105</sup>.

**Thin-film devices.** A variety of vertically and laterally actuated cantilever and suspended beam NEM switches have been fabricated in a top-down manner by alternately depositing and then patterning or etching thin films using processes borrowed directly from the established semiconductor and MEMS industries. For example, titanium nitride cantilevered NEM switches (row 9 in Table 1) with cantilever–electrode gaps as small as 15 nm were fabricated using conventional CMOS processes<sup>19,48</sup>. The reduced fabrication challenges associated with thin-film devices have also enabled greater flexibility in pursuing alternative electrode configurations for logic applications<sup>11</sup>. Ultimately, fabricating NEM switches with CMOS-compatible processes (either thin-film devices or by adapting the low-dimensional nanostructure fabrication methods) will facilitate rapid scaling, integration, and as discussed, realization of hybrid NEM–CMOS devices.

**Going forward.** Scaling up the manufacturing of NEM switches will require advances in patterning, wafer-scale nanostructure growth and transfer techniques. However, once methods have been developed to create well-ordered arrays of nanostructures, it will be possible to take advantage of existing fabrication techniques such as high-resolution lithography and thin-film technology.

Materials selection also has a profound impact on device performance. For example, contact resistance is dictated by the combination of active element and electrode material used. A higher contact resistance helps to mitigate failure by electrical discharge<sup>27,53</sup>, but it also increases electrical delay<sup>31,44</sup> and power consumption, and decreases stability. A nanotube–gold contact typically has a contact resistance ~1 k $\Omega$ , whereas a nanotube–diamond-likecarbon contact typically has a much higher resistance (~1 G $\Omega$ ) (ref. 27). The optimization of contact resistance will be crucial to the development of devices based on NEM switches, and although some of the lessons learned en route to the large-scale manufacture of highly reliable microscale switches will be relevant, it will be necessary to take into account the changes in material properties that occur at the nanoscale.

The Young modulus of the active element is also important: a high value will lead to a high natural frequency (and hence a faster response), but it will also lead to higher pull-in voltages. The Young modulus for commonly used materials ranges from hundreds of gigapascals (for silicon<sup>106</sup> and silicon carbide<sup>107</sup>) to ~1 TPa for carbon nanotubes<sup>55</sup>. The hardness and wear resistance of both the active element and the electrode material will also become increasingly important for long-term performance and reliability<sup>19,48</sup>.

Ultimately, one-dimensional nanostructures are expected to offer the best performance, but they also present greater challenges in terms of manufacturing and the tuning of device properties, so thin-film devices are more likely to feature in real-world applications in the short and medium term.

#### **Device reliability**

In addition to scaling up manufacturing and meeting predicted performance levels, we must address the challenge of increasing device reliability by reducing common failure modes, such as wear and tear, and damage caused by electrical discharges. By examining the representative set of NEM switches in Table 1, we see that these failure modes become more common as devices reduce in size from thin films through nanostructure ensembles to individual onedimensional nanostructures.

As mentioned above, adhesive forces between the active element and the electrode keep the switch closed as the electrical bias is reduced, and in some cases the switch will remain closed even after the bias has been completely removed. This phenomenon, known as stiction, is exacerbated if localized heating welds the active element and the electrode together. As with contact resistance, advances in the MEMS industry may serve as a guide to tackling stiction in nanoscale switches: however, it will also be necessary to allow for differences in the relative magnitudes of van der Waals and elastic forces, and in the significance of surface roughness relative to the dimensions of the active elements.

For volatile NEM switches, irreversible stiction is considered a mode of failure (Fig. 4a). On larger scales, cantilevers cut from dense ensembles of nanotubes stuck in the closed position irreversibly after 23 successive cycles<sup>43</sup>. Two- and three-terminal NEM switches constructed from individual nanotubes also suffered similar irreversible stiction (Fig. 4e)<sup>30,47,108</sup>. However, researchers have shown that coating a suspended nanotube in a two-terminal switch with a layer of atoms can reduce adhesion<sup>46</sup>, enabling tens of cycles of reversible switching, although the benefit is found to reduce with further cycling, probably due to damage caused by high electrical currents. The use of alternative electrode materials can also reduce adhesion. For example, nanotube NEM switches that have diamond-like carbon electrodes suffer less adhesion than switches with gold electrodes<sup>27</sup>. The diamond-like carbon therefore gives much greater flexibility in the geometric design of devices (Fig. 4h,i).

In the case of non-volatile devices, stiction is desirable as it does not require continued power input to hold the switch in the closed state. To break the stiction and reverse the state of the switch, a voltage pulse is often applied to the active element and one of the electrodes<sup>20,22,23</sup>. This voltage is often much higher than the pull-in voltage: 40 V is needed to break the adhesion of the crossbar device shown in Table 1 (row 1), compared with a pull-in voltage of less than 5 V (ref. 19). Improvements in both materials and design (especially of the contact region) are needed to reduce this voltage.

Ablation or localized melting of the active element and/or contact electrode (also known as burn-out) can also cause problems (Fig. 4b,c). When the switch is open, the active element forms a capacitor relative to the opposing contact electrode. As the applied bias is ramped up,

#### Box 3 | The challenges of integrating NEM switches and CMOS.

The three primary requirements of NEM switches for hybrid devices are: to maintain low pull-in voltages; to provide robust and consistent performance over many actuation cycles; and to be small enough to perform at a high level while also being large enough to be reasonably fabricated<sup>41</sup>. In many cases, these requirements place conflicting demands on the design of devices.

For example, more compliant beams reduce pull-in voltages but are prone to irreversible stiction. However, as fabrication methods improve and alternative materials are introduced, the restrictions on the design of devices will be relaxed (Fig. 4h,i). This table summarizes some of the challenges associated with integrating NEM switches and CMOS.

| Challenge                                                                                                     | Current status and conflicting goals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Matching required NEM switch pull-in voltages with current CMOS operating levels (often <1 V) <sup>44</sup> . | Some devices have achieved sub-5-V actuation (see Table 1), others<br>require upwards of 50 V.<br>Devices with sub-5-V actuation often still require significantly larger<br>pulses to break adhesion and re-open the switch due to the relatively high<br>compliance of their active elements.<br>Achieving volatile operation with sub-1-V actuation is especially difficult,<br>as more compliant devices favour irreversible (non-volatile) stiction due to<br>decreased elastic restoring forces.                                                                                                                              |
| Operation in air (or required encapsulation) <sup>44</sup> .                                                  | The majority of NEM switches demonstrated so far were operated<br>in vacuum.<br>Rate of switch deterioration degrades rapidly in air with successive<br>actuation cycles due to increased opportunity for: oxidation, capillary<br>adhesive forces, other surface contaminants that can dramatically affect<br>interaction between the active element and contact electrode.<br>The need for encapsulation increases space requirements and adds<br>manufacturing complexity.                                                                                                                                                       |
| Increasing ON currents and decreasing ON resistance <sup>4</sup> .                                            | So far, devices report ON resistances (dominated by contact resistance $R_c$ between the active element and contact electrode) ranging from k $\Omega$ to G $\Omega$ .<br>Lower $R_c$ improves static noise margin <sup>44</sup> but increases susceptibility to burn-out on pull-in <sup>27</sup> . Larger $R_c$ has the opposite effect.<br>ON currents as high as 100 $\mu$ A have been reported, though nA levels are more common. For a given input voltage > $V_{PV}$ the ON current is strongly tied to $R_c$ .                                                                                                              |
| Scaling devices and contacts <sup>31</sup> .                                                                  | Elastic restoring force on a NEM-switch cantilever decreases more quickly than either van der Waals or capillary forces that act to cause stiction <sup>117</sup> . Properties of contact between active element and commonly used metal electrodes ( <i>R<sub>c</sub></i> , stiction, wear) deteriorates rapidly with scaling <sup>117</sup> . Alternatives to commonly used metal thin-film electrodes (for example, doped diamond-like carbon <sup>27,53</sup> or thin coatings <sup>48</sup> ) may allow tailored contact properties and expand available design space.                                                         |
| Actuation times <sup>2</sup>                                                                                  | At present, reported actuation times are in the nanosecond range or higher,<br>whereas CMOS operate well into the gigahertz range.<br>Stiffer devices have higher natural frequencies, but require higher<br>actuation voltages.<br>Pull-out time may be significantly longer than pull-in time, with long<br>settling periods and tip bouncing.<br>In some cases, systems can be designed such that longer delay/actuation<br>times do not affect overall device speed. For example, hybrid NEM–CMOS<br>SRAM cells were designed such that the relatively slow NEM switches did<br>not limit overall circuit speed <sup>44</sup> . |

charges build in this capacitor as well as other parasitic capacitances. When the switch closes, these stored charges dissipate rapidly through the active element, resulting in an initial spike in current that can be orders of magnitude greater than the steady-state ON current. For the relatively low contact resistances common to metal electrodes, simulations predict that the resulting discharge current densities can be sufficient to ablate the active element or damage the electrode<sup>27</sup>.

Examples of burn-out are widespread. Nanoscale titanium nitride beams were completely destroyed on closing<sup>48</sup>. Cantilevered switches constructed from individual carbon nanofibres<sup>30,42</sup> or multiwalled nanotubes<sup>20,27,47</sup> suffered from partial loss of the tip of the nanostructure active element with repeated cycling (Fig. 4f). Telescoping multiwalled nanotube devices experienced similar

ablation of the nanotube shells  $^{\rm 61}$  , resulting in rapid degradation of switching characteristics.

Perhaps the most straightforward way to reduce burn-out is to decrease the gap between the active element and electrode, or to reduce the stiffness of the active element, thus reducing the required actuation voltage and amount of energy stored in the system. However, this comes at the expense of favouring the stiction failure mode and thus places limits on the device geometries that are possible for a given choice of materials<sup>27</sup>.

The rate of discharge (and thus the resulting current density when the switch closes) is largely determined by the RC time constant, where R is the contact resistance and C the capacitance between the active element and the electrode. Intuitively, increasing

this resistance should slow the rate of discharge and thus reduce the current density towards the steady-state value. For example, the addition of ultrathin oxide coatings can increase the effective contact resistance in the thin-film titanium devices described previously: it has been shown that such a device can be operated for several hundred cycles before the switching characteristics began to deteriorate as the oxide coating wears away<sup>19,48</sup> (Fig. 4c). The use of insulating liquid media to surround the switch — as opposed to air or vacuum — has also been shown to improve switch lifetime (by reducing arcing) and to decrease the pull-in voltage<sup>109</sup>.

The contact resistance between a nanotube and doped diamondlike carbon is significantly higher than that between a nanotube and an electrode made of gold or some other metal, so the use of doped diamond-like carbon eliminates ablation of the nanotube by reducing the rate of charge dissipation when the active element makes contact with the electrode<sup>27</sup>. This significantly increases the size of the no-failure region available to device designers (Fig. 4h,i), and has allowed cantilevered NEM switches to survive more than one million actuation cycles<sup>53</sup>. There are, however, disadvantages associated with high contact resistances: increased power dissipation and delays<sup>31,44</sup>, and decreased static noise margin<sup>110</sup>. Thus, as in the case of beam compliance, it will be necessary to find a balance between the advantages associated with a high contact resistance (such as reduced ablation) and the disadvantages (such as increased power consumption). Research is also needed to find new materials that will, like diamond-like carbon, make it easier to manufacture devices by increasing the size of the no-failure region.

Whereas fatigue and fracture in general have been found to be less prevalent in micro- and nanoscale devices, the apparent fracture of active elements has been observed in some NEM switches (Fig. 4d,g)<sup>10,62,111</sup>. For example, silicon carbide cantilevered NEM switches have failed as a result of fracture, or a combination of fracture and melting when operated at high temperatures, after one billion operating cycles<sup>10</sup>. Suspended silicon beam structures have also failed by apparent fracture after fewer cycles<sup>28,111</sup>. In general, however, the mechanical stresses experienced by the nanostructures are generally significantly less than their fracture strength<sup>27</sup>, so in the absence of defects, they should only experience elastic strain (for example, stretching of the C–C bonds in a nanotube) rather than fracture.

#### Outlook

Through the past decade, the outstanding performance achieved in small numbers of NEM switches has earned these devices a place in the ITRS roadmap as potential successors or hybrid complements to conventional CMOS<sup>1,2</sup>. Although the next decade will see a continued focus on demonstrating new types of functionality in NEM-based devices, greater emphasis will be placed on scaling and integration. Important challenges include improving reliability and developing methods that are able to create well-ordered arrays of nanostructures. It is encouraging to note that many of the other challenges associated with the manufacture of NEM-based devices have already been conquered by the current semiconductor industry.

As it is not possible to construct large-scale arrays of NEM switches at present, it is also not possible to perform the parametric studies that are needed to fully optimize device designs (for example, to identify the best geometries and materials to balance the competing effects of mechanical compliance, contact resistance and so on) in a statistically significant manner. Analytical and computational models that can predict the highly dynamic and inherently multiphysics response of devices (in which the electrical, mechanical and thermal responses are all coupled to each other) will therefore become increasingly important. And as devices continue to scale down, these models will need to include quantum effects such as the Casimir effect (which can, for example, influence the gap at which pull-in occurs<sup>112,113</sup>). Modelling is also needed to improve the yield from various nanomanufacturing techniques<sup>89</sup>.

The first applications of NEM-based switches are likely to be in niche areas, such as ultralow power or high-temperature systems, where scalability and speed are less critical. The introduction of fully integrated electromechanical computing architectures will involve overcoming the challenges associated with NEM-CMOS integration, such as matching operating voltages and packaging concerns (Fig. 1c and Box 3). As manufacturing methods and device architectures continue to evolve, NEM-switch performance will begin to approach that predicted in models. Once this has been achieved, NEM-static-random-access-memory (SRAM) architectures and other hybrid systems may rival conventional CMOS devices in terms of switching speeds while offering reduced power consumption<sup>4</sup>. Finally, as NEM switches are pushed to compete more directly with CMOS transistors in performance, the adoption of the single-nanostructure architectures will potentially facilitate the highest levels of performance, although this will also involve overcoming enormous scientific and technological challenges.

#### References

- International Technology Roadmap for Semiconductors (ITRS, 2009); http:// www.itrs.net/home.html
- The ITRS discusses the expected needs of the semiconductor industry, and the challenges facing the industry, over the next 15 years. New editions are published in odd years, and updates are published in even years.
- International Roadmap Committee Future Memory Devices Workshop Summary (2010); http://www.itrs.net/Links/2010ITRS/Home2010.htm
- Zhou, Y., Thekkel, S. & Bhunia, S. in Proc. 2007 ACM/IEEE Int. Symp. on Low Power Electron. Des. 14–19 (IEEE, 2007).
- Dadgour, H. F. & Banerjee, K. Hybrid NEMS-CMOS integrated circuits: A novel strategy for energy-efficient designs. *Comp. Digital Techn.* 3, 593-608 (2009).
   This paper presents a comprehensive proposal for hybrid NEM-CMOS devices, including the feasibility of integrating NEMS and CMOS,

and predicted improvements in power consumption compared with conventional CMOS.

- 5. Abele, N. et al. in IEEE Int. Elec. Dev. Meeting 2005; http://dx.doi.org/10.1109/IEDM.2005.1609384
- Dadgour, H. F. & Banerjee, K. in Proc. 2007 ACM/IEEE Design Automation Conf. 306–311 (IEEE, 2007).
- Yousif, M., Lundgren, P., Ghavanini, F., Enoksson, P. & Bengtsson, S. CMOS considerations in nanoelectromechanical carbon nanotube-based switches. *Nanotechnology* 19, 285204 (2008).
- Jonsson, L., Axelsson, S., Nord, T., Viefers, S. & Kinaret, J. High frequency properties of a CNT-based nanorelay. *Nanotechnology* 15, 1497–1502 (2004).
- 9. Lovellette, M. N. *et al.* in *Proc. 2004 IEEE Aerospace Conf.* 2300–2305 (IEEE, 2004).
- Lee, T-H., Bhunia, S. & Mehregany, M. Electromechanical computing at 500 °C with silicon carbide. *Science* 329, 1316–1318 (2010).
- Dadgour, H. F., Hussain, M. M. & Banerjee, K. in Proc. 2010 ACM/IEEE Int. Symp. on Low Power Electron. Des. 7–12 (ACM, 2010).
- Dadgour, H. F., Hussain, M. M., Smith, C. & Banerjee, K. in Proc. 2010 ACM/ IEEE Design Automation Conf. 893–896 (ACM, 2010).
- Choi, S-J. et al. Transformable functional nanoscale building blocks with wafer-scale silicon nanowires. Nano Lett. 11, 854–859 (2011).
- Zhu, H. Nanoelectromechanical digital inverter. US patent 7,612,270 (2009).
  Yun, E-J. *et al.* Multibit electro-mechanical memory device having cantilever
- electrodes. US patent 7,973,343 (2011). 16. Bertin, C., Rueckes, T. & Segal, B. EEPROMS using carbon nanotubes for cell
- Bertin, C., Rueckes, T. & Segal, B. EEPROMS using carbon nanotubes for cell storage. US patent 7,528,437 (2009).
- Segal, B., Brock, D. & Rueckes, T. Electromechanical memory array using nanotube ribbons and method for making same. US patent 7,511,318 (2009).
- Pinkerton, J., Harlan, J. & Mullen, J. Nanoelectromechanical transistors and switch systems. US patent 7,256,063 (2007).
- Jang, W. W. *et al.* NEMS switch with 30-nm-thick beam and 20-nm-thick airgap for high density non-volatile memory applications. *Solid State Electron.* 52, 1578–1583 (2008).
- Jang, J. *et al.* Nanoelectromechanical switches with vertically aligned carbon nanotubes. *Appl. Phys. Lett.* 87, 163114 (2005).
   The novel use of vertically aligned carbon nanotubes for NEM switches is reported here.
- Kinaret, J., Nord, T. & Viefers, S. A carbon-nanotube-based nanorelay. *Appl. Phys. Lett.* 82, 1287–1289 (2003).

### NATURE NANOTECHNOLOGY DOI: 10.1038/NNANO.2012.40

- 22. Smith, R. et al. in Proc. 2007 IEEE Aerospace Conf. 1-5 (IEEE, 2007).
- Rueckes, T. *et al.* Carbon nanotube-based nonvolatile random access memory for molecular computing. *Science* 289, 94–97 (2000).
   This paper reports one of the first demonstrations of functional NEM switches constructed from individual nanostructures. This technology is now being pursued by Nantero.
- Xiang, W. & Lee, C. Nanoelectromechanical torsion switch of low operation voltage for nonvolatile memory application. *Appl. Phys. Lett.* 96, 193113 (2010).
- Li, Q., Koo, S-M., Edelstein, M., Suehle, J. & Richter, C. Silicon nanowire electromechanical switches for logic device application. *Nanotechnology* 18, 315202 (2007).
- Ziegler, K. *et al.* Bistable nanoelectromechanical devices. *Appl. Phys. Lett.* 84, 4074–4076 (2004).
- Loh, O., Wei, X., Ke, C., Sullivan, J. & Espinosa, H. Robust carbon nanotubebased nanoelectromechanical devices: Understanding and eliminating prevalent failure modes using alternative electrode materials. *Small* 7, 79–86 (2011).
- Han, J-W. *et al.* Nanowire mechanical switch with a built-in diode. *Small* 6, 1197–1200 (2010).
- Jang, J. et al. Nanoscale memory cell based on a nanoelectromechanical switched capacitor. *Nature Nanotech.* 3, 26–30 (2008). This paper reports NEM switched capacitors, including demonstrations of data being written to the NEM structures.
- Lee, S. et al. A three-terminal carbon nanorelay. Nano Lett. 4, 2027–2030 (2004).
- Chen, C. et al. in Proc. ACM/SIGDA Int. Symp. on Field Programmable Gate Arrays 273–282 (ACM, 2010).
- Ekinci, K. Electromechanical transducers at the nanoscale: Actuation and sensing of motion in nanoelectromechanical systems (NEMS). *Small* 1, 786–797 (2005).

## This review focuses on the use of nanoscale electromechanical resonators for actuation and sensing.

- Ekinci, K. & Roukes, M. Nanoelectromechanical systems. *Rev. Sci. Instr.* 76, 061101 (2005).
- Eichler, A. et al. Nonlinear damping in mechanical resonators made from carbon nanotubes and graphene. Nature Nanotech. 6, 339–342 (2011).
- Ollier, E. et al. in Proc. IEEE Int. Conf. on Electron. Dev. Solid-State Circuits 1–6 (IEEE, 2008).
- Ilic, B. *et al.* Attogram detection using nanoelectromechanical oscillators. J. Appl. Mech. 95, 3694–3703 (2004).
- Ekinci, K., Huang, X. & Roukes, M. Ultrasensitive nanoelectromechanical mass detection. *Appl. Phys. Lett.* 84, 4469–4471 (2004).
- Feng, X. L., He, R., Yang, P. & Roukes, M. L. Very high frequency silicon nanowire electromechanical resonators. *Nano Lett.* 7, 1953–1959 (2007).
- Feng, X. L., White, C. J., Hajimiri, A. & Roukes, M. L. A self-sustaining Ultrahigh frequency nanoelectromechanical oscillator. *Nature Nanotech*.
- 3, 342–346 (2008).
  40. Madou, M. *Fundamentals of Microfabrication* 2nd edn (CRC, 2002).
- Dadgour, H., Cassell, A. M. & Banerjee, K. in *IEEE Int. Electron Devices* Meeting 2008; http://dx.doi.org/10.1109/IEDM.2008.4796742
- 42. Axelsson, S. *et al.* Theoretical and experimental investigations of threeterminal carbon nanotube relays. *New J. Phys.* **7**, 245 (2005).
- Hayamizu, Y. *et al.* Integrated three-dimensional microelectromechanical devices from processable carbon nanotube wafers. *Nature Nanotech.* 3, 289–294 (2008).
- Chong, S. et al. in Proc. 2009 Int. Conf. on Computer-Aided Design 478–484 (IEEE, 2009).
- Cha, S. *et al.* Fabrication of a nanoelectromechanical switch using a suspended carbon nanotube. *Appl. Phys. Lett.* 86, 083105 (2005).
- Dujardin, E., Derycke, V., Goffman, M., Lefevre, R. & Bourgoin, J. Selfassembled switches based on electroactuated multiwalled nanotubes. *Appl. Phys. Lett.* 87, 193107 (2005).
- Ke, C. H. & Espinosa, H. D. In-situ electron microscopy electro-mechanical characterization of a NEMS bistable device. *Small* 2, 1484–1489 (2006).
- Jang, W. et al. Fabrication and characterization of a nanoelectromechanical switch with 15-nm-thick suspension air gap. Appl. Phys. Lett. 92, 103110 (2008).
- Ke, C. H. & Espinosa, H. D. Feedback controlled nanocantilever device. *Appl. Phys. Lett.* 85, 681–683 (2004).
- Ke, C. H. & Espinosa, H. D. in *Proc. 2004 ASME Int. Mech. Eng. Congress* 539–542 (ASME, 2004).
- Ke, C. H., Espinosa, H. D. & Pugno, N. Numerical analysis of nanotube based NEMS devices — Part II: Role of finite kinematics, stretching and charge concentrations. J. Appl. Mech. 72, 726–731 (2005).
- 52. Ward, J. W. et al. in Non-Volatile Memory Technology Symp. 34–38 (IEEE, 2004).
- Loh, O., Wei, X., Sullivan, J., Ocola, L., Divan, R. & Espinosa, H. D. Carboncarbon contacts for robust nanoelectromechanical switches. *Adv. Mater.* http://dx.doi.org/10.1002/adma.201104889 (2012).

- Sazonova, V. et al. A tunable carbon nanotube electromechanical oscillator. Nature 431, 284–287 (2004).
- Peng, B. *et al.* Measurements of near-ultimate strength for multiwalled carbon nanotubes and irradiation-induced crosslinking improvements. *Nature Nanotech.* 3, 626–631 (2008).
- Franklin, A. D. & Chen, Z. Length scaling of carbon nanotube transistors. Nature Nanotech. 5, 858–862 (2010).
- Arnold, M. S., Green, A., Hulvat, J., Stupp, S. I. & Hersam, M. C. Sorting carbon nanotubes by electronic structure using density differentiation. *Nature Nanotech.* 1, 60–65 (2006).
- Kinaret, J. M., Nord, T. & Viefers, S. A carbon-nanotube-based nanorelay. Appl. Phys. Lett. 82, 1287–1289 (2003).
- Kaul, A., Wong, E., Epp, L. & Hunt, B. Electromechanical carbon nanotube switches for high-frequency applications. *Nano Lett.* 6, 942–947 (2006).
- Ross, P. Nanotechnology Still waiting for nanotube memory chip. *IEEE Spectrum* 45, 61–62 (January 2008).
- 61. Subramanian, A., Dong, L., Nelson, B. & Ferreira, A. Supermolecular switches batch-fabricated from multiwalled nanotubes. *Appl. Phys. Lett.* **96**, 073116 (2010).
- Davidson, B. D., Seghete, D., George, S. M. & Bright, V. M. ALD tungsten NEMS switches and tunneling devices. *Sens. Actuat. A* 166, 269–276 (2011).
- Feng, X. L., Matheny, M. H., Zorman, C. A., Mehregany, M. & Roukes, M. L. Low voltage nanoelectromechanical switches based on silicon carbide nanowires. *Nano Lett.* 10, 2891–2896 (2010).
- Bunch, J. et al. Electromechanical resonators from graphene sheets. Science 315, 490–493 (2007).
- 65. Schwierz, F. Graphene transistors. *Nature Nanotech.* 5, 487–496 (2010).
- Cui, Y. & Lieber, C. M. Functional nanoscale electronic devices assembled using silicon nanowire building blocks. *Science* 291, 851–853 (2001).
- 67. Huang, Y. *et al.* Logic gates and computation from assembled nanowire building blocks. *Science* **294**, 1313–1317 (2001).
- Cheung, C., Kurtz, A., Park, H. K. & Lieber, C. Diameter-controlled synthesis of carbon nanotubes. J. Phys. Chem. B 106, 2429–2433 (2002).
- Javey, A. & Dai, H. Regular arrays of 2 nm metal nanoparticles for deterministic synthesis of nanomaterials. J. Am. Chem. Soc. 127, 11942–11943 (2005).
- Durrer, L. et al. SWNT growth by CVD on ferritin-based iron catalyst nanoparticles towards CNT sensors. Sens. Actuat. B 132, 485–490 (2008).
- Huang, L. *et al.* Cobalt ultrathin film catalyzed ethanol chemical vapor deposition of single-walled carbon nanotubes. *J. Phys. Chem. B* 110, 11103–11109 (2006).
- Ilani, S., Donev, L., Kindermann, M. & McEuen, P. Measurement of the quantum capacitance of interacting electrons in carbon nanotubes. *Nature Phys.* 2, 687–691 (2006).
- Ke, C. H. & Espinosa, H. D. Numerical analysis of nanotube based NEMS devices. Part I: Electrostatic charge distribution on multiwalled nanotubes. *J. Appl. Mech.* **72**, 721–725 (2005).
- Kang, S. et al. High-performance electronics using dense, perfectly aligned arrays of single-walled carbon nanotubes. *Nature Nanotech.* 2, 230–236 (2007).
- Liu, X., Ryu, K., Badmaev, A., Han, S. & Zhou, C. Diameter dependence of aligned growth of carbon nanotubes on a-plane sapphire substrates. *J. Phys. Chem. C* 112, 15929–15933 (2008).
- 76. Bae, S-S. *et al.* Roll-to-rollproduction of 30-inch graphene films for transport electrodes. *Nature Nanotech.* **5**, 574–578 (2010).
- Cassell, A. *et al.* Directed growth of free-standing single-walled carbon nanotubes. *J. Am. Chem. Soc.* **121**, 7975–7976 (1999).
- Abrams, Z., Ioffe, Z., Tsukernik, A., Cheshnovsky, O. & Hanein, Y. A complete scheme for creating predefined networks of individual carbon nanotubes. *Nano Lett.* 7, 2666–2671 (2007).
- Kuljanishvili, I., Dikin, D. A., Rozhok, S., Mayle, S. & Chandrasekhar, V. Controllable patterning and CVD growth of isolated carbon nanotubes with direct parallel writing of catalyst using dip-pen nanolithography. *Small* 5, 2523–2527 (2009).
- Kraus, T. *et al.* Nanoparticle printing with single-particle resolution. *Nature Nanotech.* 2, 570–576 (2007).
- Salaita, K., Wang, Y. & Mirkin, C. Applications of dip-pen nanolithography. Nature Nanotech. 2, 145–155 (2007).
- 82. Huo, F. et al. Polymer pen lithography. Science 321, 1658–1660 (2008).
- 83. Shim, W. et al. Hard-tip, soft-spring lithography. Nature 469, 516–520 (2011).
- Kim, K. H., Moldovan, N. & Espinosa, H. D. A nanofountain probe with sub-100 nm molecular writing resolution. *Small* 1, 632–635 (2005).
- Moldovan, N., Kim, K. H. & Espinosa, H. D. Design and fabrication of a novel microfluidic nanoprobe. *J. MEMS* 15, 204–213 (2006).
- Moldovan, N., Kim, K-H. & Espinosa, H. D. A multi-ink linear array of nanofountain probes. J. Micromech. Microeng. 16, 1935–1942 (2006).
- Espinosa, H. D. & Loh, O. Annual Technical Report (NSF Nanoscale Science and Engineering Center for Integrated Nanopatterning and Detection Technologies, Northwestern Univ., 2009); http://www.nu-nsec.org/2009%20 NSEC%20Annual%20Report.pdf

### NATURE NANOTECHNOLOGY DOI: 10.1038/NNANO.2012.40

## **REVIEW ARTICLE**

- Mendes, P. *et al.* Gold nanoparticle patterning of silicon wafers using chemical e-beam lithography. *Langmuir* 20, 3766–3768 (2004).
- Wang, Y. *et al.* Controlling the shape, orientation, and linkage of carbon nanotube features with nano affinity templates. *Proc. Natl Acad Sci. USA* 103, 2026–2031 (2006).
- Rao, S., Huang, L., Setyawan, W. & Hong, S. Large-scale assembly of carbon nanotubes. *Nature* 425, 36–37 (2003).
- Bae, S. *et al.* Selectively assembled Co nanoparticle stripes prepared by covalent linkage and microcontact printing. *J. Phys. Chem. B* 108, 2575–2579 (2004).
- Zin, M., Ma, H., Sarikaya, M. & Jen, A. Assembly of gold nanoparticles using genetically engineered polypeptides. *Small* 1, 698–702 (2005).
- Subramanian, A. *et al.* Batch fabrication of carbon nanotube bearings. Nanotechnology 18, 075703 (2007).
- 94. Subramanian, A., Nelson, B., Dong, L. & Bell, D. in 6th IEEE Int. Symp. on Assembly and Task Planning 200–205 (IEEE, 2005).
- 95. Li, M. *et al.* Bottom-up assembly of large-area nanowire resonator arrays. *Nature Nanotech.* **3**, 88–92 (2008).
- Li, J., Zhang, Q., Peng, N. & Zhu, Q. Manipulation of carbon nanotubes using AC dielectrophoresis. *Appl. Phys. Lett.* 86, 153116 (2005).
- Krupke, R., Hennrich, F., Lohneysen, H. & Kappes, M. Separation of metallic from semiconducting single-walled carbon nanotubes. *Science* 301, 344–347 (2003).
- Lee, S., Lee, D., Yu, H., Campbell, E. & Park, Y. Production of individual suspended single-walled carbon nanotubes using the a.c. electrophoresis technique. *Appl. Phys. A* 78, 283–286 (2004).
- Schwamb, T. *et al.* A dielectriphoretic method for high yield deposition of suspended, individual carbon nanotubes with four-point electrode contact. *Nano Lett.* 7, 3633–3638 (2007).
- Banerjee, S. et al. Precise positioning of single-walled carbon nanotubes by a.c. dielectrophoresis. J. Vac. Sci. Technol. B 24, 3173–3178 (2006).
- 101. McAlpine, M. C., Ahmad, H., Wang, D. & Heath, J. R. Highly ordered nanowire arrays on plastic substrates for ultrasensitive flexible chemical sensors. *Nature Mater.* 6, 379–384 (2007).
- 102. Green, J. E. *et al.* A 160-kilobit molecular electronic memory patterned at 10<sup>11</sup> bits per square centimetre. *Nature* **445**, 414–417 (2007).
- Unarunotai, S. *et al.* Layer-by-layer transfer of multiple, large area sheets of graphene grown in multilayer stacks on a single SiC wafer. *ACS Nano* 4, 5591–5598 (2010).
- 104. Sun, D-m. *et al.* Flexible high-performance carbon nanotube integrated circuits. *Nature Nanotech.* **6**, 156–161 (2011).

- 105. http://www.prnewswire.com/news-releases/lockheed-martin-tests-carbonnanotube-based-memory-devices-on-nasa-shuttle-mission-70376567.html (2009).
- 106. Hopcroft, M., Nix, W. & Kenny, T. What is the Young's modulus of silicon? J. MEMS 19, 229–238 (2010).
- 107. Shacklelford, J. F. & Alexander, W. (eds) CRC Materials Science and Engineering Handbook 3rd edn (CRC, 2001).
- Deshpande, V. V. *et al.* Carbon nanotube linear bearing nanoswitches. *Nano Lett.* 6, 1092–1095 (2006).
- 109. Lee, J-O. et al. in IEEE Int. Electron Devices Meeting 2009; http://dx.doi.org/10.1109/IEDM.2009.5424380
- Soogine, C. et al. in IEEE/ACM Int. Conf. on Computer-Aided Design 478–484 (IEEE, 2009).
- 111. Han, J-W., Ahn, J-H., Kim, M-W., Yoon, J-B. & Choi, Y-K. in IEEE Int. Electron Devices Meeting 2009; http://dx.doi.org/10.1109/IEDM.2009.5424264
- 112. Lin, W. & Zhao, Y-P. Casimir effect on the pull-in parameters of nanometer switches. *Microsys. Technol.* 11, 80–85 (2005).
- 113. Decca, R. *et al.* Improved tests of extra-dimensional physics and thermal quantum field theory from new Casimir force measurements. *Phys. Rev. D* **68**, 116003 (2003).
- International Roadmap Committee. The International Technology Roadmap for Semiconductors (2005); http://www.itrs.net/Links/2005itrs/home2005.htm
- 115. Zande, A. M. v. d. et al. Large-scale arrays of single-layer graphene resonators. Nano Lett. 10, 4869–4873 (2010).
- 116. Chilstedt, S., Dong, C. & Chen, D. Design and evaluation of a carbon nanotube based programmable architecture. *Int. J. Parallel Prog.* 37, 389–416 (2009).
- 117. Dadgour, H. F., Hussain, M. M., Cassell, A., Singh, N & Banerjee, K. in IEEE Int. Reliability Physics Symp. (IRPS) 3D.3.1–3D.3.10 (2011).

#### Acknowledgements

H.D.E acknowledges support from the National Science Foundation (CMMI-0555734 and DMR-0907196), the Army Research Office (W911NF-08-1-0061), and the Office of Naval Research (N00014-08-1-0792). The authors thank Xiaoding Wei and Michael Roenbeck for constructive advice and input. O.L. acknowledges the Northwestern University Presidential and Ryan Fellowships.

#### Additional information

The authors declare no competing financial interests. Reprints and permissions information is available online at http://www.nature.com/reprints. Correspondence should be addressed to H.D.E.